y8L( -@phytec,rk3288-pcm-947phytec,rk3288-phycore-somrockchip,rk3288&7Phytec RK3288 PCM-947aliases=/ethernet@ff290000G/i2c@ff650000L/i2c@ff140000Q/i2c@ff660000V/i2c@ff150000[/i2c@ff160000`/i2c@ff170000e/mmc@ff0f0000k/mmc@ff0c0000q/mmc@ff0d0000w/mmc@ff0e0000}/serial@ff180000/serial@ff190000/serial@ff690000/serial@ff1b0000/serial@ff1c0000/spi@ff110000/spi@ff120000/spi@ff130000/i2c@ff140000/rtc@68/i2c@ff650000/pmic@1carm-pmuarm,cortex-a12-pmu0cpusrockchip,rk3066-smpcpu@500cpuarm,cortex-a12"1@?Fr`cpu@501cpuarm,cortex-a12"1@?Fr`cpu@502cpuarm,cortex-a12"1@?Fr`cpu@503cpuarm,cortex-a12"1@?Fr`cpu-opp-tableoperating-points-v2h`opp-126000000sz opp-216000000s z opp-312000000sz opp-408000000sQz opp-600000000s#Fz opp-696000000s)|z~opp-816000000s0,zB@opp-1008000000s<zopp-1200000000sGzopp-1416000000sTfrzOopp-1512000000sZJz opp-1608000000s_"zpbus simple-busdma-controller@ff250000arm,pl330arm,primecell%@? apb_pclk`dma-controller@ff600000arm,pl330arm,primecell`@? apb_pclk disableddma-controller@ffb20000arm,pl330arm,primecell@? apb_pclk`^reserved-memorydma-unusable@fe000000oscillator fixed-clockn6xin24m` timerarm,armv7-timer0   n63timer@ff810000rockchip,rk3288-timer  H ?a  pclktimerdisplay-subsystemrockchip,display-subsystemJ mmc@ff0c0000rockchip,rk3288-dw-mshcPр ?Drvbiuciuciu-driveciu-sample^  @iresetokayudefault  mmc@ff0d0000rockchip,rk3288-dw-mshcPр ?Eswbiuciuciu-driveciu-sample^ ! @ireset disabledmmc@ff0e0000rockchip,rk3288-dw-mshcPр ?Ftxbiuciuciu-driveciu-sample^ "@ireset disabledmmc@ff0f0000rockchip,rk3288-dw-mshcPр ?Guybiuciuciu-driveciu-sample^ #@iresetokayu%default saradc@ff100000rockchip,saradc $3?I[saradcapb_pclkW isaradc-apbokayEspi@ff110000(rockchip,rk3288-spirockchip,rk3066-spi?ARspiclkapb_pclkQ  Vtxrx ,default disabledspi@ff120000(rockchip,rk3288-spirockchip,rk3066-spi?BSspiclkapb_pclkQ Vtxrx -default ! disabledspi@ff130000(rockchip,rk3288-spirockchip,rk3066-spi?CTspiclkapb_pclkQVtxrx .default"#$%okayflash@0 micron,n25q128a13jedec,spi-nor`rokayi2c@ff140000rockchip,rk3288-i2c >i2c?Mdefault&okaytouchscreen@44 st,stmpe811Dadc@64maxim,max1037drtc@68rv4162hdefault'&( i2c@ff150000rockchip,rk3288-i2c ?i2c?Odefault)okayeeprom@51 atmel,24c32Q i2c@ff160000rockchip,rk3288-i2c @i2c?Pdefault*okayleddimmer@62 nxp,pca9533bled1 red:user1noneled2 green:user2noneled3 blue:user3noneled4 red:user4nonei2c@ff170000rockchip,rk3288-i2c Ai2c?Qdefault+okay`tserial@ff180000&rockchip,rk3288-uartsnps,dw-apb-uart 7?MUbaudclkapb_pclkQVtxrxdefault ,-.okayserial@ff190000&rockchip,rk3288-uartsnps,dw-apb-uart 8?NVbaudclkapb_pclkQVtxrxdefault/ disabledserial@ff690000&rockchip,rk3288-uartsnps,dw-apb-uarti 9?OWbaudclkapb_pclkdefault0okayserial@ff1b0000&rockchip,rk3288-uartsnps,dw-apb-uart :?PXbaudclkapb_pclkQVtxrxdefault1 disabledserial@ff1c0000&rockchip,rk3288-uartsnps,dw-apb-uart ;?QYbaudclkapb_pclkQ  Vtxrxdefault2 disabledthermal-zonesreserve_thermal3cpu_thermald3tripscpu_alert0ppassive`4cpu_alert1$passive`5cpu_crit_ criticalcooling-mapsmap040 map150 gpu_thermald3tripsgpu_alert0ppassive`6gpu_crit_ criticalcooling-mapsmap06  7tsadc@ff280000rockchip,rk3288-tsadc( %?HZtsadcapb_pclk itsadc-apbinitdefaultsleep89&80F:Ssokayj`3ethernet@ff290000rockchip,rk3288-gmac)macirqeth_wake_irqF:8?fgc]Mstmmacethmac_clk_rxmac_clk_txclk_mac_refclk_mac_refoutaclk_macpclk_macB istmmacethokay;inputdefault <=>?@ rgmii-id 'B@ *A:Cmdio0snps,dwmac-mdioethernet-phy@0ethernet-phy-ieee802.3-c22&ALav`?usb@ff500000 generic-ehciP ?Busbokayusb@ff520000 generic-ohciR )?Busb disabledusb@ff5400002rockchip,rk3288-usbrockchip,rk3066-usbsnps,dwc2T ?otghostC usb2-phyokayusb@ff5800002rockchip,rk3288-usbrockchip,rk3066-usbsnps,dwc2X ?otgotg@@ D usb2-phyokayusb@ff5c0000 generic-ehci\ ? disabledi2c@ff650000rockchip,rk3288-i2ce <i2c?LdefaultEokaypmic@1crockchip,rk818&FdefaultG +9HEHQH]HiIvHJJregulatorsDCDC_REG1vdd_logregulator-state-memDCDC_REG2vdd_gpu 5regulator-state-mem1IB@DCDC_REG3vcc_ddrregulator-state-mem1DCDC_REG4 vdd_3v3_io2Z2Z`regulator-state-mem1I2ZDCDC_BOOSTvdd_sysLK@LK@`Hregulator-state-mem1ILK@SWITCH_REGvdd_sd`regulator-state-memLDO_REG2 vdd_eth_2v5&%&%`@regulator-state-mem1I&%LDO_REG3vdd_1v0B@B@regulator-state-mem1IB@LDO_REG4vdd_1v8_lcd_ldow@w@regulator-state-mem1Iw@LDO_REG6 vdd_1v0_lcdB@B@regulator-state-mem1IB@LDO_REG7 vdd_1v8_ldow@w@`regulator-state-memIw@LDO_REG9 vdd_io_sdw@2Z`regulator-state-memeeprom@50 atmel,24c32P regulator@60 fcs,fan53555`e,vdd_cpu 5@Hi2c@ff660000rockchip,rk3288-i2cf =i2c?NdefaultK disabledpwm@ff680000rockchip,rk3288-pwmhdefaultL?_pwm disabledpwm@ff680010rockchip,rk3288-pwmhdefaultM?_pwmokaypwm@ff680020rockchip,rk3288-pwmh defaultN?_pwm disabledpwm@ff680030rockchip,rk3288-pwmh0defaultO?_pwm disabledsram@ff700000 mmio-sramppsmp-sram@0rockchip,rk3066-smp-sramsram@ff720000#rockchip,rk3288-pmu-srammmio-sramrpower-management@ff730000&rockchip,rk3288-pmusysconsimple-mfds`power-controller!rockchip,rk3288-power-controllerh `apower-domain@9 ?chgfdehilkj$PQRSTUVWXpower-domain@11 ?opYZpower-domain@12 ?[power-domain@13 ?\]reboot-modesyscon-reboot-modeRBRBRB RBsyscon@ff740000rockchip,rk3288-sgrfsyscontclock-controller@ff760000rockchip,rk3288-cruvF:!Hjk$.#gׄeрxhрxh`syscon@ff770000&rockchip,rk3288-grfsysconsimple-mfdw`:edp-phyrockchip,rk3288-dp-phy?h24mC disabled`qio-domains"rockchip,rk3288-io-voltage-domainokayN\jJxusbphyrockchip,rk3288-usb-phyokayusb-phy@320C ?]phyclk iphy-reset`Dusb-phy@334C4?^phyclk iphy-reset`Busb-phy@348CH?_phyclk iphy-reset`Cwatchdog@ff800000 rockchip,rk3288-wdtsnps,dw-wdt?p Ookaysound@ff88b0000,rockchip,rk3288-spdifrockchip,rk3066-spdif?T mclkhclkQ^Vtx 6default_F: disabledi2s@ff890000(rockchip,rk3288-i2srockchip,rk3066-i2s 5?Ri2s_clki2s_hclkQ^^Vtxrxdefault` disabledcypto-controller@ff8a0000rockchip,rk3288-crypto@ 0 ?}aclkhclksclkapb_pclk icrypto-rstokayiommu@ff900800rockchip,iommu@ iep_mmu? aclkiface  disablediommu@ff914000rockchip,iommu @P isp_mmu? aclkiface  # disabledrga@ff920000rockchip,rk3288-rga ?jaclkhclksclk >a ilm icoreaxiahbvop@ff930000rockchip,rk3288-vop  ?aclk_vopdclk_vophclk_vop >a def iaxiahbdclk Lbokayport` endpoint@0 Sc`uendpoint@1 Sd`rendpoint@2 Se`lendpoint@3 Sf`oiommu@ff930300rockchip,iommu  vopb_mmu? aclkiface >a  okay`bvop@ff940000rockchip,rk3288-vop  ?aclk_vopdclk_vophclk_vop >a  iaxiahbdclk Lgokayport` endpoint@0 Sh`vendpoint@1 Si`sendpoint@2 Sj`mendpoint@3 Sk`piommu@ff940300rockchip,iommu  vopl_mmu? aclkiface >a  okay`gmipi@ff960000*rockchip,rk3288-mipi-dsisnps,dw-mipi-dsi@ ?~d refpclk >a F: disabledportsportendpoint@0 Sl`eendpoint@1 Sm`jlvds@ff96c000rockchip,rk3288-lvds@?g pclk_lvdslcdcn >a F: disabledportsport@0endpoint@0 So`fendpoint@1 Sp`kdp@ff970000rockchip,rk3288-dp@ b?icdppclkqdpoidpF: disabledportsport@0endpoint@0 Sr`dendpoint@1 Ss`ihdmi@ff980000rockchip,rk3288-dw-hdmiF: g?hmniahbisfrcec >a okay ctportsportendpoint@0 Su`cendpoint@1 Sv`hvideo-codec@ff9a0000rockchip,rk3288-vpu   vepuvdpu? aclkhclk Lw >a iommu@ff9a0800rockchip,iommu vpu_mmu? aclkiface  >a `wiommu@ff9c0440rockchip,iommu @@@ o hevc_mmu? aclkiface  disabledgpu@ffa30000#rockchip,rk3288-maliarm,mali-t760$ jobmmugpu?x" >a  disabled`7gpu-opp-tableoperating-points-v2`xopp-100000000sz~opp-200000000s z~opp-300000000szB@opp-400000000sׄzopp-600000000s#Fzqos@ffaa0000syscon `\qos@ffaa0080syscon `]qos@ffad0000syscon `Qqos@ffad0100syscon `Rqos@ffad0180syscon `Sqos@ffad0400syscon `Tqos@ffad0480syscon `Uqos@ffad0500syscon `Pqos@ffad0800syscon `Vqos@ffad0880syscon `Wqos@ffad0900syscon `Xqos@ffae0000syscon `[qos@ffaf0000syscon `Yqos@ffaf0080syscon `Zefuse@ffb40000rockchip,rk3288-efuse ?q pclk_efusecpu-id@7cpu_leakage@17interrupt-controller@ffc01000 arm,gic-400 o @ @ `   `pinctrlrockchip,rk3288-pinctrlF:gpio0@ff750000rockchip,gpio-banku Q?@   o `Fgpio1@ff780000rockchip,gpio-bankx R?A   o gpio2@ff790000rockchip,gpio-banky S?B   o `gpio3@ff7a0000rockchip,gpio-bankz T?C   o gpio4@ff7b0000rockchip,gpio-bank{ U?D   o `Agpio5@ff7c0000rockchip,gpio-bank| V?E   o `(gpio6@ff7d0000rockchip,gpio-bank} W?F   o gpio7@ff7e0000rockchip,gpio-bank~ X?G   o `gpio8@ff7f0000rockchip,gpio-bank Y?H   o `hdmihdmi-cec-c0 yhdmi-cec-c7 yhdmi-ddc yyhdmi-ddc-unwedge zypcfg-output-low `zpcfg-pull-up `{pcfg-pull-down `|pcfg-pull-none `ypcfg-pull-none-12ma  `}suspendglobal-pwroff yddrio-pwroff yddr0-retention {ddr1-retention {edpedp-hpd  |i2c0i2c0-xfer yy`Ei2c1i2c1-xfer yy`&i2c2i2c2-xfer  y y`Ki2c3i2c3-xfer yy`)i2c4i2c4-xfer yy`*i2c5i2c5-xfer yy`+i2s0i2s0-bus` yyyyyy``lcdclcdc-ctl@ yyyy`nsdmmcsdmmc-clk }` sdmmc-cmd ~` sdmmc-cd {`sdmmc-bus1 {sdmmc-bus4@ ~~~~`sdmmc-pwr  ysdio0sdio0-bus1 {sdio0-bus4@ {{{{sdio0-cmd {sdio0-clk ysdio0-cd {sdio0-wp {sdio0-pwr {sdio0-bkpwr {sdio0-int {sdio1sdio1-bus1 {sdio1-bus4@ {{{{sdio1-cd {sdio1-wp {sdio1-bkpwr {sdio1-int {sdio1-cmd {sdio1-clk ysdio1-pwr  {emmcemmc-clk }`emmc-cmd }`emmc-pwr  {`emmc-bus1 {emmc-bus4@ {{{{emmc-bus8 }}}}}}}}`spi0spi0-clk  {`spi0-cs0  {`spi0-tx {`spi0-rx {`spi0-cs1 {spi1spi1-clk  {`spi1-cs0  {`!spi1-rx {` spi1-tx {`spi2spi2-cs1 {spi2-clk {`"spi2-cs0 {`%spi2-rx {`$spi2-tx  {`#uart0uart0-xfer {y`,uart0-cts {`-uart0-rts y`.uart1uart1-xfer { y`/uart1-cts  {uart1-rts  yuart2uart2-xfer {y`0uart3uart3-xfer {y`1uart3-cts  {uart3-rts  yuart4uart4-xfer {y`2uart4-cts  {uart4-rts  ytsadcotp-pin y`8otp-out y`9pwm0pwm0-pin y`Lpwm1pwm1-pin y`Mpwm2pwm2-pin y`Npwm3pwm3-pin y`Ogmacrgmii-pins yyyy}}}}yyy }}yy`<rmii-pins yyyyyyyyyyphy-int {`>phy-rst `=spdifspdif-tx  y`_pcfg-output-high `ledsuser-led-pin `pmicpmic-int {`Gpmic-sleep {pcfg-pull-up-drv-12ma  `~buttonsuser-button-pins {{`rv4162i2c-rtc-int  {`'touchscreents-irq-pin yusb_hosthost0-vbus-drv  y`host1-vbus-drv y`usb_otgotg-vbus-drv  y`memorymemoryexternal-gmac-clock fixed-clocksY@ ext_gmac`;user-leds gpio-ledsdefaultled-0 green_led  heartbeat keepvdd-emmc-ioregulator-fixed vdd_emmc_iow@w@`vdd-in-otg-outregulator-fixedvdd_in_otg_outLK@LK@`Ivdd-misc-1v8regulator-fixed vdd_misc_1v8w@w@`Juser-buttons gpio-keysdefaultbutton@0home "f +button@1menu " +usb-host0-regulatorregulator-fixed 5 default vcc_host0_5vLK@LK@Iusb-host1-regulatorregulator-fixed 5default vcc_host1_5vLK@LK@Iusb-otg-regulatorregulator-fixed 5 default vcc_otg_5vLK@LK@I #address-cells#size-cellscompatibleinterrupt-parentmodelethernet0i2c0i2c1i2c2i2c3i2c4i2c5mshc0mshc1mshc2mshc3serial0serial1serial2serial3serial4spi0spi1spi2rtc0rtc1interruptsinterrupt-affinityenable-methodrockchip,pmudevice_typeregresetsoperating-points-v2#cooling-cellsclock-latencyclocksdynamic-power-coefficientphandleopp-sharedopp-hzopp-microvoltranges#dma-cellsarm,pl330-broken-no-flushparm,pl330-periph-burstclock-namesstatusclock-frequencyclock-output-names#clock-cellsarm,cpu-registers-not-fw-configuredarm,no-tick-in-suspendportsmax-frequencyfifo-depthreset-namesbus-widthcap-mmc-highspeedcap-sd-highspeedcard-detect-delaydisable-wppinctrl-namespinctrl-0sd-uhs-sdr12sd-uhs-sdr25sd-uhs-sdr50sd-uhs-sdr104vmmc-supplyvqmmc-supplynon-removable#io-channel-cellsvref-supplydmasdma-namesspi-max-frequencym25p,fast-readpagesizelabellinux,default-triggerreg-shiftreg-io-widthpolling-delay-passivepolling-delaythermal-sensorstemperaturehysteresistripcooling-devicepinctrl-1pinctrl-2#thermal-sensor-cellsrockchip,grfrockchip,hw-tshut-temprockchip,hw-tshut-moderockchip,hw-tshut-polarityinterrupt-namesassigned-clocksassigned-clock-parentsclock_in_outphy-handlephy-supplyphy-modesnps,reset-active-lowsnps,reset-delays-ussnps,reset-gpiotx_delayrx_delayti,rx-internal-delayti,tx-internal-delayti,fifo-depthenet-phy-lane-no-swapti,clk-output-selphysphy-namesdr_modesnps,reset-phy-on-wakeg-np-tx-fifo-sizeg-rx-fifo-sizeg-tx-fifo-sizerockchip,system-power-controllerwakeup-sourcevcc1-supplyvcc2-supplyvcc3-supplyvcc4-supplyboost-supplyvcc6-supplyvcc7-supplyvcc8-supplyvcc9-supplyvddio-supplyregulator-nameregulator-always-onregulator-boot-onregulator-min-microvoltregulator-max-microvoltregulator-off-in-suspendregulator-on-in-suspendregulator-suspend-microvoltfcs,suspend-voltage-selectorregulator-enable-ramp-delayregulator-ramp-delayvin-supply#pwm-cells#power-domain-cellspm_qosoffsetmode-normalmode-recoverymode-bootloadermode-loader#reset-cellsassigned-clock-rates#phy-cellssdcard-supplyflash0-supplyflash1-supplygpio1830-supplygpio30-supplybb-supplydvp-supplylcdc-supplywifi-supplyaudio-supply#sound-dai-cellsrockchip,playback-channelsrockchip,capture-channels#iommu-cellsrockchip,disable-mmu-resetpower-domainsiommusremote-endpointddc-i2c-businterrupt-controller#interrupt-cellsgpio-controller#gpio-cellsrockchip,pinsoutput-lowbias-pull-upbias-pull-downbias-disabledrive-strengthoutput-highgpiosdefault-statelinux,code