u8 (  t0ti,omap3-gta04ti,omap3630ti,omap36xxti,omap3 +7Goldelico GTA04A4/Letux 2804chosen=/ocp@68000000/serial@49020000aliasesI/ocp@68000000/i2c@48070000N/ocp@68000000/i2c@48072000S/ocp@68000000/i2c@48060000X/ocp@68000000/serial@4806a000`/ocp@68000000/serial@4806c000h/ocp@68000000/serial@49020000p/ocp@68000000/serial@49042000x/spi_lcd/td028ttec1@0 /connectorcpus+cpu@0arm,cortex-a8cpucpupmu@54000000arm,cortex-a8-pmuTdebugsssocti,omap-inframpu ti,omap3-mpumpuiva ti,iva2.2ivadsp ti,omap3-c64ocp@68000000ti,omap3-l3-smxsimple-bush +l3_mainl4@48000000ti,omap3-l4-coresimple-bus+ Hscm@2000ti,omap3-scmsimple-bus + pinmux@30 ti,omap3-padconfpinctrl-single08+"7Urdefaultpinmux_hsusb2_pins0      pinmux_uart1_pinsRLpinmux_uart2_pinsJHpinmux_uart3_pinsnppinmux_mmc1_pins0backlight_pins_pinmux,pinmux_dss_dpi_pinspinmux_gps_pinsF hdq_pinspinmux_bmp085_pinspinmux_bma180_pins pinmux_itg3200_pinspinmux_hmc5843_pinspinmux_penirq_pinsdpinmux_camera_pins pinmux_mcbsp1_pins0\^`bfhpinmux_mcbsp2_pins   pinmux_mcbsp3_pins <>@B pinmux_mcbsp4_pinsTVZpinmux_twl4030_pinsAscm_conf@270sysconsimple-busp0+ p0pbias_regulator@2b0ti,pbias-omap3ti,pbias-omappbias_mmc_omap2430pbias_mmc_omap2430w@-clocks+mcbsp5_mux_fck@68ti,composite-mux-clock h mcbsp5_fckti,composite-clock mcbsp1_mux_fck@4ti,composite-mux-clock  mcbsp1_fckti,composite-clock mcbsp2_mux_fck@4ti,composite-mux-clock mcbsp2_fckti,composite-clock mcbsp3_mux_fck@68ti,composite-mux-clock hmcbsp3_fckti,composite-clock mcbsp4_mux_fck@68ti,composite-mux-clock hmcbsp4_fckti,composite-clock clockdomainspinmux@a00 ti,omap3-padconfpinctrl-single \+"7Upinmux_gpio1_pinsAApinmux_twl4030_vpins target-module@480a6000ti,sysc-omap2ti,syscH `DH `HH `Lrevsyscsyss +ick+ H ` aes1@0 ti,omap3-aesP8  =txrxtarget-module@480c5000ti,sysc-omap2ti,syscH PDH PHH PLrevsyscsyss +ick+ H P aes2@0 ti,omap3-aesP8AB=txrxprm@48306000 ti,omap3-prmH0`@ clocks+virt_16_8m_ck fixed-clockGYosc_sys_ck@d40 ti,mux-clock @sys_ck@1270ti,divider-clockWpb#sys_clkout1@d70ti,gate-clock pdpll3_x2_ckfixed-factor-clockydpll3_m2x2_ckfixed-factor-clock y"dpll4_x2_ckfixed-factor-clock!ycorex2_fckfixed-factor-clock"y$wkup_l4_ickfixed-factor-clock#yScorex2_d3_fckfixed-factor-clock$ycorex2_d5_fckfixed-factor-clock$yclockdomainscm@48004000 ti,omap3-cmH@@clocks+dummy_apb_pclk fixed-clockGomap_32k_fck fixed-clockGEvirt_12m_ck fixed-clockGvirt_13m_ck fixed-clockG]@virt_19200000_ck fixed-clockG$virt_26000000_ck fixed-clockGvirt_38_4m_ck fixed-clockGIdpll4_ck@d00ti,omap3-dpll-per-j-type-clock## D 0!dpll4_m2_ck@d48ti,divider-clock!W? Hb%dpll4_m2x2_mul_ckfixed-factor-clock%y&dpll4_m2x2_ck@d00ti,hsdiv-gate-clock& 'omap_96m_alwon_fckfixed-factor-clock'y.dpll3_ck@d00ti,omap3-dpll-core-clock## @ 0dpll3_m3_ck@1140ti,divider-clockW@b(dpll3_m3x2_mul_ckfixed-factor-clock(y)dpll3_m3x2_ck@d00ti,hsdiv-gate-clock)  *emu_core_alwon_ckfixed-factor-clock*ygsys_altclk fixed-clockG3mcbsp_clks fixed-clockG dpll3_m2_ck@d40ti,divider-clockW @b core_ckfixed-factor-clock y+dpll1_fck@940ti,divider-clock+W @b,dpll1_ck@904ti,omap3-dpll-clock#,  $ @ 4dpll1_x2_ckfixed-factor-clocky-dpll1_x2m2_ck@944ti,divider-clock-W DbAcm_96m_fckfixed-factor-clock.y/omap_96m_fck@d40 ti,mux-clock/# @Jdpll4_m3_ck@e40ti,divider-clock!W @b0dpll4_m3x2_mul_ckfixed-factor-clock0y1dpll4_m3x2_ck@d00ti,hsdiv-gate-clock1 2omap_54m_fck@d40 ti,mux-clock23 @=cm_96m_d2_fckfixed-factor-clock/y4omap_48m_fck@d40 ti,mux-clock43 @5omap_12m_fckfixed-factor-clock5yLdpll4_m4_ck@e40ti,divider-clock!W@b6dpll4_m4x2_mul_ckti,fixed-factor-clock67dpll4_m4x2_ck@d00ti,gate-clock7 dpll4_m5_ck@f40ti,divider-clock!W?@b8dpll4_m5x2_mul_ckti,fixed-factor-clock89dpll4_m5x2_ck@d00ti,hsdiv-gate-clock9 odpll4_m6_ck@1140ti,divider-clock!W?@b:dpll4_m6x2_mul_ckfixed-factor-clock:y;dpll4_m6x2_ck@d00ti,hsdiv-gate-clock; <emu_per_alwon_ckfixed-factor-clock<yhclkout2_src_gate_ck@d70 ti,composite-no-wait-gate-clock+ p>clkout2_src_mux_ck@d70ti,composite-mux-clock+#/= p?clkout2_src_ckti,composite-clock>?@sys_clkout2@d70ti,divider-clock@W@ pmpu_ckfixed-factor-clockAyBarm_fck@924ti,divider-clockB $Wemu_mpu_alwon_ckfixed-factor-clockByil3_ick@a40ti,divider-clock+W @bCl4_ick@a40ti,divider-clockCW @bDrm_ick@c40ti,divider-clockDW @bgpt10_gate_fck@a00ti,composite-gate-clock#  Fgpt10_mux_fck@a40ti,composite-mux-clockE# @Ggpt10_fckti,composite-clockFGgpt11_gate_fck@a00ti,composite-gate-clock#  Hgpt11_mux_fck@a40ti,composite-mux-clockE# @Igpt11_fckti,composite-clockHIcore_96m_fckfixed-factor-clockJymmchs2_fck@a00ti,wait-gate-clock mmchs1_fck@a00ti,wait-gate-clock i2c3_fck@a00ti,wait-gate-clock i2c2_fck@a00ti,wait-gate-clock i2c1_fck@a00ti,wait-gate-clock mcbsp5_gate_fck@a00ti,composite-gate-clock    mcbsp1_gate_fck@a00ti,composite-gate-clock    core_48m_fckfixed-factor-clock5yKmcspi4_fck@a00ti,wait-gate-clockK mcspi3_fck@a00ti,wait-gate-clockK mcspi2_fck@a00ti,wait-gate-clockK mcspi1_fck@a00ti,wait-gate-clockK uart2_fck@a00ti,wait-gate-clockK uart1_fck@a00ti,wait-gate-clockK  core_12m_fckfixed-factor-clockLyMhdq_fck@a00ti,wait-gate-clockM core_l3_ickfixed-factor-clockCyNsdrc_ick@a10ti,wait-gate-clockN gpmc_fckfixed-factor-clockNycore_l4_ickfixed-factor-clockDyOmmchs2_ick@a10ti,omap3-interface-clockO mmchs1_ick@a10ti,omap3-interface-clockO hdq_ick@a10ti,omap3-interface-clockO mcspi4_ick@a10ti,omap3-interface-clockO mcspi3_ick@a10ti,omap3-interface-clockO mcspi2_ick@a10ti,omap3-interface-clockO mcspi1_ick@a10ti,omap3-interface-clockO i2c3_ick@a10ti,omap3-interface-clockO i2c2_ick@a10ti,omap3-interface-clockO i2c1_ick@a10ti,omap3-interface-clockO uart2_ick@a10ti,omap3-interface-clockO uart1_ick@a10ti,omap3-interface-clockO  gpt11_ick@a10ti,omap3-interface-clockO  gpt10_ick@a10ti,omap3-interface-clockO  mcbsp5_ick@a10ti,omap3-interface-clockO  mcbsp1_ick@a10ti,omap3-interface-clockO  omapctrl_ick@a10ti,omap3-interface-clockO dss_tv_fck@e00ti,gate-clock=dss_96m_fck@e00ti,gate-clockJdss2_alwon_fck@e00ti,gate-clock#dummy_ck fixed-clockGgpt1_gate_fck@c00ti,composite-gate-clock# Pgpt1_mux_fck@c40ti,composite-mux-clockE# @Qgpt1_fckti,composite-clockPQaes2_ick@a10ti,omap3-interface-clockO wkup_32k_fckfixed-factor-clockEyRgpio1_dbck@c00ti,gate-clockR sha12_ick@a10ti,omap3-interface-clockO wdt2_fck@c00ti,wait-gate-clockR wdt2_ick@c10ti,omap3-interface-clockS wdt1_ick@c10ti,omap3-interface-clockS gpio1_ick@c10ti,omap3-interface-clockS omap_32ksync_ick@c10ti,omap3-interface-clockS gpt12_ick@c10ti,omap3-interface-clockS gpt1_ick@c10ti,omap3-interface-clockS per_96m_fckfixed-factor-clock.yper_48m_fckfixed-factor-clock5yTuart3_fck@1000ti,wait-gate-clockT gpt2_gate_fck@1000ti,composite-gate-clock#Ugpt2_mux_fck@1040ti,composite-mux-clockE#@Vgpt2_fckti,composite-clockUVgpt3_gate_fck@1000ti,composite-gate-clock#Wgpt3_mux_fck@1040ti,composite-mux-clockE#@Xgpt3_fckti,composite-clockWXgpt4_gate_fck@1000ti,composite-gate-clock#Ygpt4_mux_fck@1040ti,composite-mux-clockE#@Zgpt4_fckti,composite-clockYZgpt5_gate_fck@1000ti,composite-gate-clock#[gpt5_mux_fck@1040ti,composite-mux-clockE#@\gpt5_fckti,composite-clock[\gpt6_gate_fck@1000ti,composite-gate-clock#]gpt6_mux_fck@1040ti,composite-mux-clockE#@^gpt6_fckti,composite-clock]^gpt7_gate_fck@1000ti,composite-gate-clock#_gpt7_mux_fck@1040ti,composite-mux-clockE#@`gpt7_fckti,composite-clock_`gpt8_gate_fck@1000ti,composite-gate-clock# agpt8_mux_fck@1040ti,composite-mux-clockE#@bgpt8_fckti,composite-clockabgpt9_gate_fck@1000ti,composite-gate-clock# cgpt9_mux_fck@1040ti,composite-mux-clockE#@dgpt9_fckti,composite-clockcdper_32k_alwon_fckfixed-factor-clockEyegpio6_dbck@1000ti,gate-clockegpio5_dbck@1000ti,gate-clockegpio4_dbck@1000ti,gate-clockegpio3_dbck@1000ti,gate-clockegpio2_dbck@1000ti,gate-clocke wdt3_fck@1000ti,wait-gate-clocke per_l4_ickfixed-factor-clockDyfgpio6_ick@1010ti,omap3-interface-clockfgpio5_ick@1010ti,omap3-interface-clockfgpio4_ick@1010ti,omap3-interface-clockfgpio3_ick@1010ti,omap3-interface-clockfgpio2_ick@1010ti,omap3-interface-clockf wdt3_ick@1010ti,omap3-interface-clockf uart3_ick@1010ti,omap3-interface-clockf uart4_ick@1010ti,omap3-interface-clockfgpt9_ick@1010ti,omap3-interface-clockf gpt8_ick@1010ti,omap3-interface-clockf gpt7_ick@1010ti,omap3-interface-clockfgpt6_ick@1010ti,omap3-interface-clockfgpt5_ick@1010ti,omap3-interface-clockfgpt4_ick@1010ti,omap3-interface-clockfgpt3_ick@1010ti,omap3-interface-clockfgpt2_ick@1010ti,omap3-interface-clockfmcbsp2_ick@1010ti,omap3-interface-clockfmcbsp3_ick@1010ti,omap3-interface-clockfmcbsp4_ick@1010ti,omap3-interface-clockfmcbsp2_gate_fck@1000ti,composite-gate-clock mcbsp3_gate_fck@1000ti,composite-gate-clock mcbsp4_gate_fck@1000ti,composite-gate-clock emu_src_mux_ck@1140 ti,mux-clock#ghi@jemu_src_ckti,clkdm-gate-clockjkpclk_fck@1140ti,divider-clockkW@bpclkx2_fck@1140ti,divider-clockkW@batclk_fck@1140ti,divider-clockkW@btraceclk_src_fck@1140 ti,mux-clock#ghi@ltraceclk_fck@1140ti,divider-clockl W@bsecure_32k_fck fixed-clockGmgpt12_fckfixed-factor-clockmywdt1_fckfixed-factor-clockmysecurity_l4_ick2fixed-factor-clockDynaes1_ick@a14ti,omap3-interface-clockn rng_ick@a14ti,omap3-interface-clockn sha11_ick@a14ti,omap3-interface-clockn des1_ick@a14ti,omap3-interface-clockn cam_mclk@f00ti,gate-clockocam_ick@f10!ti,omap3-no-wait-interface-clockDcsi2_96m_fck@f00ti,gate-clocksecurity_l3_ickfixed-factor-clockCyppka_ick@a14ti,omap3-interface-clockp icr_ick@a10ti,omap3-interface-clockO des2_ick@a10ti,omap3-interface-clockO mspro_ick@a10ti,omap3-interface-clockO mailboxes_ick@a10ti,omap3-interface-clockO ssi_l4_ickfixed-factor-clockDywsr1_fck@c00ti,wait-gate-clock#  sr2_fck@c00ti,wait-gate-clock# sr_l4_ickfixed-factor-clockDydpll2_fck@40ti,divider-clock+W@bqdpll2_ck@4ti,omap3-dpll-clock#q$@4rdpll2_m2_ck@44ti,divider-clockrWDbsiva2_ck@0ti,wait-gate-clocksmodem_fck@a00ti,omap3-interface-clock# sad2d_ick@a10ti,omap3-interface-clockC mad2d_ick@a18ti,omap3-interface-clockC mspro_fck@a00ti,wait-gate-clock ssi_ssr_gate_fck_3430es2@a00 ti,composite-no-wait-gate-clock$ tssi_ssr_div_fck_3430es2@a40ti,composite-divider-clock$ @$ussi_ssr_fck_3430es2ti,composite-clocktuvssi_sst_fck_3430es2fixed-factor-clockvyhsotgusb_ick_3430es2@a10"ti,omap3-hsotgusb-interface-clockN ssi_ick_3430es2@a10ti,omap3-ssi-interface-clockw usim_gate_fck@c00ti,composite-gate-clockJ  sys_d2_ckfixed-factor-clock#yyomap_96m_d2_fckfixed-factor-clockJyzomap_96m_d4_fckfixed-factor-clockJy{omap_96m_d8_fckfixed-factor-clockJy|omap_96m_d10_fckfixed-factor-clockJy }dpll5_m2_d4_ckfixed-factor-clockxy~dpll5_m2_d8_ckfixed-factor-clockxydpll5_m2_d16_ckfixed-factor-clockxydpll5_m2_d20_ckfixed-factor-clockxyusim_mux_fck@c40ti,composite-mux-clock(#yz{|}~ @busim_fckti,composite-clockusim_ick@c10ti,omap3-interface-clockS  dpll5_ck@d04ti,omap3-dpll-clock##  $ L 4dpll5_m2_ck@d50ti,divider-clockW Pbxsgx_gate_fck@b00ti,composite-gate-clock+ core_d3_ckfixed-factor-clock+ycore_d4_ckfixed-factor-clock+ycore_d6_ckfixed-factor-clock+yomap_192m_alwon_fckfixed-factor-clock'ycore_d2_ckfixed-factor-clock+ysgx_mux_fck@b40ti,composite-mux-clock / @sgx_fckti,composite-clock!sgx_ick@b10ti,wait-gate-clockC cpefuse_fck@a08ti,gate-clock# ts_fck@a08ti,gate-clockE usbtll_fck@a08ti,wait-gate-clockx usbtll_ick@a18ti,omap3-interface-clockO mmchs3_ick@a10ti,omap3-interface-clockO mmchs3_fck@a00ti,wait-gate-clock dss1_alwon_fck_3430es2@e00ti,dss-gate-clockdss_ick_3430es2@e10ti,omap3-dss-interface-clockDusbhost_120m_fck@1400ti,gate-clockxusbhost_48m_fck@1400ti,dss-gate-clock5usbhost_ick@1410ti,omap3-dss-interface-clockDuart4_fck@1000ti,wait-gate-clockTclockdomainscore_l3_clkdmti,clockdomaindpll3_clkdmti,clockdomaindpll1_clkdmti,clockdomainper_clkdmti,clockdomainlemu_clkdmti,clockdomainkdpll4_clkdmti,clockdomain!wkup_clkdmti,clockdomain$dss_clkdmti,clockdomaincore_l4_clkdmti,clockdomaincam_clkdmti,clockdomainiva2_clkdmti,clockdomaindpll2_clkdmti,clockdomainrd2d_clkdmti,clockdomain dpll5_clkdmti,clockdomainsgx_clkdmti,clockdomainusbhost_clkdmti,clockdomain target-module@48320000ti,sysc-omap2ti,syscH2H2 revsyscRfckick+ H2counter@0ti,omap-counter32k interrupt-controller@48200000ti,omap3-intc"H target-module@48056000ti,sysc-omap2ti,syscH`H`,H`(revsyscsyss# " +Nick+ H`dma-controller@0ti,omap3630-sdmati,omap-sdma 0; H`gpio@48310000ti,omap3-gpioH1gpio1Ugw"rdefault#gpio@49050000ti,omap3-gpioIgpio2gw"gpio@49052000ti,omap3-gpioI gpio3gw"gpio@49054000ti,omap3-gpioI@ gpio4gw"gpio@49056000ti,omap3-gpioI`!gpio5gw"gpio@49058000ti,omap3-gpioI"gpio6gw"serial@4806a000ti,omap3-uartH H812=txrxuart1Glrdefaultserial@4806c000ti,omap3-uartHI834=txrxuart2Glrdefaultgnsswi2wi,w2sg0004rdefault serial@49020000ti,omap3-uartIJn856=txrxuart3Glrdefaulti2c@48070000 ti,omap3-i2cH88=txrx+i2c1G'@twl@48H fck ti,twl4030"rdefaultaudioti,twl4030-audiocodecpowerti,twl4030-powerrtcti,twl4030-rtc bciti,twl4030-bci   vac0)watchdogti,twl4030-wdtregulator-vaux1ti,twl4030-vaux1&%-regulator-vaux2ti,twl4030-vaux2**4regulator-vaux3ti,twl4030-vaux3&%&%regulator-vaux4ti,twl4030-vaux4*0regulator-vdd1ti,twl4030-vdd1 ' regulator-vdacti,twl4030-vdacw@w@regulator-vioti,twl4030-vioregulator-vintana1ti,twl4030-vintana1regulator-vintana2ti,twl4030-vintana2regulator-vintdigti,twl4030-vintdigregulator-vmmc1ti,twl4030-vmmc1:0regulator-vmmc2ti,twl4030-vmmc2:0regulator-vusb1v5ti,twl4030-vusb1v5regulator-vusb1v8ti,twl4030-vusb1v8regulator-vusb3v1ti,twl4030-vusb3v1regulator-vpll1ti,twl4030-vpll1regulator-vpll2ti,twl4030-vpll2w@w@4regulator-vsimti,twl4030-vsim*0gpioti,twl4030-gpiogw"HStwl4030-usbti,twl4030-usb `n|pwmti,twl4030-pwmpwmledti,twl4030-pwmledpwrbuttonti,twl4030-pwrbuttonkeypadti,twl4030-keypad disabledmadcti,twl4030-madci2c@48072000 ti,omap3-i2cH 98=txrx+i2c2Gbmp085@77 bosch,bmp085wrdefault bma180@41 bosch,bma180Ardefault itg3200@68invensense,itg3200hrdefault tca6507@45 ti,tca6507+Egw1red_aux@0gta04:red:auxgreen_aux@1gta04:green:auxred_power@3gta04:red:power default-ongreen_power@4gta04:green:powerwifi_reset@6gpiohmc5843@1ehoneywell,hmc5883lrdefault tsc2007@48 ti,tsc2007Hrdefault   X.AZm m24lr64@50 atmel,24c64Pi2c@48060000 ti,omap3-i2cH=8=txrx+i2c3Gmailbox@48094000ti,omap3-mailboxmailboxH @dsp  spi@48098000ti,omap2-mcspiH A+mcspi1@8#$%&'()* =tx0rx0tx1rx1tx2rx2tx3rx3spi@4809a000ti,omap2-mcspiH B+mcspi2 8+,-.=tx0rx0tx1rx1spi@480b8000ti,omap2-mcspiH [+mcspi3 8=tx0rx0tx1rx1spi@480ba000ti,omap2-mcspiH 0+mcspi48FG=tx0rx01w@480b2000 ti,omap3-1wH :hdq1wrdefaultmmc@4809c000ti,omap3-hsmmcH Smmc18=>=txrxrdefault+5Fmmc@480b4000ti,omap3-hsmmcH @Vmmc28/0=txrx+5Pcmmc@480ad000ti,omap3-hsmmcH ^mmc38MN=txrx disabledmmu@480bd400nti,omap2-iommuH mmu_isp{mmu@5d000000nti,omap2-iommu]mmu_iva disabledwdt@48314000 ti,omap3-wdtH1@ wd_timer2mcbsp@48074000ti,omap3-mcbspH@mpu ;< commontxrxmcbsp18 =txrxfckokrdefaulttarget-module@480a0000ti,sysc-omap2ti,syscH <H @H Drevsyscsyss+ick+ H rng@0 ti,omap2-rng 4mcbsp@49022000ti,omap3-mcbspI I mpusidetone>?commontxrxsidetonemcbsp2mcbsp2_sidetone8!"=txrx fckickokrdefault $mcbsp@49024000ti,omap3-mcbspI@I mpusidetoneYZcommontxrxsidetonemcbsp3mcbsp3_sidetone8=txrx fckickokrdefault mcbsp@49026000ti,omap3-mcbspI`mpu 67 commontxrxmcbsp48=txrx fckokrdefault&mcbsp@48096000ti,omap3-mcbspH `mpu QR commontxrxmcbsp58=txrxfck disabledsham@480c3000ti,omap3-shamshamH 0d18E=rxtarget-module@48318000ti,sysc-omap2-timerti,syscH1H1H1revsyscsyss' +fckick+ H1timer@0ti,omap3430-timerfck%Etarget-module@49032000ti,sysc-omap2-timerti,syscI I I revsyscsyss' +fckick+ I timer@0ti,omap3430-timer&timer@49034000ti,omap3430-timerI@'timer3timer@49036000ti,omap3430-timerI`(timer4timer@49038000ti,omap3430-timerI)timer5timer@4903a000ti,omap3430-timerI*timer6timer@4903c000ti,omap3430-timerI+timer7timer@4903e000ti,omap3430-timerI,timer8timer@49040000ti,omap3430-timerI-timer9timer@48086000ti,omap3430-timerH`.timer10timer@48088000ti,omap3430-timerH/timer11-target-module@48304000ti,sysc-omap2-timerti,syscH0@H0@H0@revsyscsyss' +fckick+ H0@timer@0ti,omap3430-timer_*usbhstll@48062000 ti,usbhs-tllH N usb_tll_hsusbhshost@48064000ti,usbhs-hostH@ usb_host_hs+ :ehci-phyohci@48064400ti,ohci-omap3HDLEehci@48064800 ti,ehci-omapHHM]gpmc@6e000000ti,omap3430-gpmcgpmcn8=rxtxbn+"gw0nand@0,0ti,omap2-nand  ham1 +,,",!60(?@NR_Rp(x-loader@0 X-Loaderbootloaders@80000U-Bootbootloaders_env@240000 U-Boot Env$kernel@280000Kernel(`filesystem@880000 File Systemusb_otg_hs@480ab000ti,omap3-musbH \]mcdma usb_otg_hs ] usb2-phy2dss@48050000 ti,omap3-dssHokay dss_corefck+rdefaultdispc@48050400ti,omap3-dispcH dss_dispcfckencoder@4804fc00 ti,omap3-dsiHH@H protophypll disabled dss_dsi1 fcksys_clkencoder@48050800ti,omap3-rfbiH disabled dss_rfbifckickencoder@48050c00ti,omap3-vencH okay dss_vencfcktv_dac_clkportendpoint   &/portendpoint  9*ssi-controller@48058000 ti,omap3-ssissiokHHsysgddGgdd_mpu+ v ssi_ssr_fckssi_sst_fckssi_ickssi-port@4805a000ti,omap3-ssi-portHHtxrxCDssi-port@4805b000ti,omap3-ssi-portHHtxrxEFserial@49042000ti,omap3-uartI P8QR=txrxuart4Glregulator-abb-mpu ti,abb-v1 abb_mpu_iva+H0rH0hbase-addressint-address D# ] n` ~sO7pinmux@480025a0 ti,omap3-padconfpinctrl-singleH%\+"7Urdefaultpinmux_hsusb2_2_pins0PRT V X Z spi_gpio_pinmux 8FHD(isp@480bc000 ti,omap3-ispH H   ports+port@0endpoint  +     bandgap@48002524H%$ti,omap36xx-bandgap "target-module@480cb000ti,sysc-omap3630-srti,syscsmartreflex_coreH 8sysc fck+ H smartreflex@0ti,omap3-smartreflex-coretarget-module@480c9000ti,sysc-omap3630-srti,syscsmartreflex_mpu_ivaH 8sysc  fck+ H smartreflex@480c9000ti,omap3-smartreflex-mpu-ivatarget-module@50000000ti,sysc-omap4ti,syscPP revsysc " !fckick+ Popp-tableoperating-points-v2-ti-cpuopp50-300000000  ssssss ) :opp100-600000000 #F OOOOOO )opp130-800000000 / 777777 )opp1g-1000000000 ;  ) Fopp_supplyti,omap-opp-supply Qthermal-zonescpu_thermal l  N  "memory@80000000memory fixedregulatorregulator-fixedldo_3v32Z2Z4oscillator fixed-clockGgpio-keys gpio-keysaux-buttonaux  # antenna-detect gpio-keysgps-antenna-button GPS_EXT_ANT      soundti,omap-twl4030 gta04 $sound_telephonysimple-audio-card GTA04 voice % 4% Si2s l simple-audio-card,cpu &simple-audio-card,codec '%gsm_codecoption,gtm601'spi_lcd spi-gpio+rdefault( #  # # # td028ttec1@0tpo,td028ttec1     #)lcdportendpoint *backlightpwm-backlight -+ 2backlight, < (2<FPZd N rdefault,)dmtimer-pwmti,omap-dmtimer-pwm g- q+hsusb2_phyusb-nop-xceiv connectorcomposite-video-connectortvportendpoint .0opa362 ti,opa362 #ports+port@0endpoint /port@1endpoint 0.wifi_pwrseqmmc-pwrseq-simple 1pinmux_mcbsp1@48002274pinctrl-singleH"t+ 7 Urdefault2pinmux_mcbsp1_devconf0_pins 2pinmux_tv_out@480022d8pinctrl-singleH"+ 7 Urdefault3pinmux_tv_acbias_devconf1_pins 3 compatibleinterrupt-parent#address-cells#size-cellsmodelstdout-pathi2c0i2c1i2c2serial0serial1serial2serial3display0display1device_typeregclocksclock-namesclock-latencyoperating-points-v2vbb-supplycpu0-supplyinterruptsti,hwmodsranges#pinctrl-cells#interrupt-cellsinterrupt-controllerpinctrl-single,register-widthpinctrl-single,function-maskpinctrl-namespinctrl-0phandlepinctrl-single,pinssysconregulator-nameregulator-min-microvoltregulator-max-microvolt#clock-cellsti,bit-shiftreg-namesti,sysc-maskti,sysc-sidleti,syss-maskdmasdma-namesclock-frequencyti,max-divti,index-starts-at-oneclock-multclock-divti,set-bit-to-disableti,clock-multti,clock-divti,set-rate-parentti,index-power-of-twoti,low-power-stopti,lockti,low-power-bypassti,dividersti,sysc-midle#dma-cellsdma-channelsdma-requeststi,gpio-always-ongpio-controller#gpio-cellsinterrupts-extendedsirf,onoff-gpioslna-supplyvcc-supplyti,enable-vibrati,ramp_delay_valueti,use_poweroffbci3v1-supplyio-channelsio-channel-namesti,bb-uvoltti,bb-uampregulator-always-onti,pullupsti,pulldownsusb1v5-supplyusb1v8-supplyusb3v1-supplyusb_mode#phy-cells#pwm-cellskeypad,num-rowskeypad,num-columnsstatus#io-channel-cellspintcrl-0labellinux,default-triggerti,x-plate-ohmstouchscreen-size-xtouchscreen-size-ytouchscreen-max-pressuretouchscreen-fuzz-xtouchscreen-fuzz-ytouchscreen-fuzz-pressuretouchscreen-inverted-y#mbox-cellsti,mbox-num-usersti,mbox-num-fifosti,mbox-txti,mbox-rxti,spi-num-csti,dual-voltpbias-supplyvmmc-supplybus-widthti,non-removablebroken-cdcap-power-off-cardmmc-pwrseq#iommu-cellsti,#tlb-entriesinterrupt-namesti,buffer-size#sound-dai-cellsti,no-reset-on-initti,no-idleti,timer-alwonassigned-clocksassigned-clock-parentsti,timer-dspti,timer-pwmti,timer-secureport2-moderemote-wakeup-connectedphysgpmc,num-csgpmc,num-waitpinsti,nand-ecc-optrb-gpiosnand-bus-widthgpmc,device-widthgpmc,cs-on-nsgpmc,cs-rd-off-nsgpmc,cs-wr-off-nsgpmc,adv-on-nsgpmc,adv-rd-off-nsgpmc,adv-wr-off-nsgpmc,oe-off-nsgpmc,we-off-nsgpmc,access-nsgpmc,rd-cycle-nsgpmc,wr-cycle-nsgpmc,wr-access-nsgpmc,wr-data-mux-bus-nsgpmc,sync-clk-psmultipointnum-epsram-bitsinterface-typeusb-phyphy-namespowervdds_dsi-supplyvdda-supplyremote-endpointti,channelsti,invert-polaritydata-linesti,tranxdone-status-maskti,settling-timeti,clock-cyclesti,abb_infoiommusti,phy-typeti,isp-clock-divisorti,strobe-modedata-shifthsync-activevsync-activedata-activepclk-sample#thermal-sensor-cellsopp-hzopp-microvoltopp-supported-hwopp-suspendturbo-modeti,absolute-max-voltage-uvpolling-delay-passivepolling-delaycoefficientsthermal-sensorslinux,codewakeup-sourcelinux,input-typedebounce-intervalti,modelti,mcbspsimple-audio-card,namesimple-audio-card,bitclock-mastersimple-audio-card,frame-mastersimple-audio-card,formatsimple-audio-card,bitclock-inversionsimple-audio-card,frame-inversionsound-daigpio-sckgpio-misogpio-mosics-gpiosnum-chipselectsspi-max-frequencyspi-cpolspi-cphaspi-cs-highbacklightpwmspwm-namesbrightness-levelsdefault-brightness-levelti,timersti,clock-sourcereset-gpiosenable-gpiospinctrl-single,bit-per-muxpinctrl-single,bits